

CA1391, CA1394

OBSOLETE PRODUCT
NO RECOMMENDED REPLACEMENT
Call Central Applications 1-800-442-7747
or email: centapp@harris.com

**TV Horizontal Processors** 

May 1999

#### Features

- CA1391E Positive Horizontal Sawtooth Input
- CA1394E Negative Horizontal Sawtooth Input
- · Internal Shunt Regulator
- Linear Balanced Phase Detector
- Preset Hold Control Capability
- Low Thermal Frequency Drift
- Small Static Phase Error
- · Variable Output Duty Cycle
- · Adjustable DC Loop Gain

## Description

The Harris CA1391E and CA1394E are monolithic integrated circuits designed for use in the low-level horizontal section of monochrome or color television receivers. Functions include a phase detector, an oscillator, a regulator, and a pre-driver.

The CA1391E and CA1394E are electrically equivalent and pin compatible with industry types 1391 and 1394 in similar packages.

#### Part Number Information

| PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE   | PKG.<br>NO. |  |
|-------------|---------------------|-----------|-------------|--|
| CA1391E     | 0 to 85             | 8 Ld PDIP | E8.3        |  |
| CA1394E     | 0 to 85             | 8 Ld PDIP | E8.3        |  |

#### **Pinout**



# Functional Diagram



#### CA1391, CA1394

#### **Absolute Maximum Ratings**

# DC Supply Current 40mA DC Output Voltage 40V DC Output Current 30mA

#### **Thermal Information**

| Thermal Resistance (Typical, Note 1)           | $\theta_{JA}$ (oC/W) |
|------------------------------------------------|----------------------|
| PDIP Package                                   | 120                  |
| Maximum Junction Temperature (Plastic Package) | 150 <sup>o</sup> C   |
| Maximum Storage Temperature Range              | -65°C to 150°C       |
| Maximum Lead Temperature (Soldering 10s)       |                      |

#### **Operating Conditions**

Temperature Range . . . . . . . . . . . . . . . . 0 °C to 85 °C

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE

1.  $\theta_{\text{JA}}$  is measured with the component mounted on an evaluation PC board in free air.

#### Electrical Specifications (See Figure 1)

| PARAMETER                     | TEST CONDITIONS                                                                                                                              | TEMP. (°C) | MIN               | TYP  | MAX   | UNITS |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|------|-------|-------|
| Supply Voltage                | $S_1$ , $S_5$ , $S_6$ = 2; $S_2$ , $S_3$ , $S_4$ , $S_7$ , $S_8$ = 1<br>Measure Terminal 6 to GND                                            | 25         | 8                 | -    | 9     | V     |
| Free Running<br>Frequency -1% | $S_1$ , $S_5$ , $S_6 = 2$ ; $S_2$ , $S_3$ , $S_4$ , $S_7$ , $S_8 = 1$<br>Counter to Terminal 1                                               | 25         | 14734             | -    | 16734 | Hz    |
| Output Leakage                | $S_2$ , $S_3$ , $S_6$ , $S_8$ = 1; $S_1$ , $S_4$ , $S_5$ , $S_7$ = 2<br>Measure Terminal 1 to 25V                                            | 25         | -                 | 10   | -     | mV    |
| Output Saturation             | $S_2$ , $S_3$ , $S_5$ , $S_6$ , $S_8$ = 1; $S_1$ , $S_4$ , $S_7$ = 2<br>Measure Terminal 1 to GND                                            | 25         | -                 | 60   | -     | mV    |
| Phase Detector Bias           | $S_2$ , $S_5$ , $S_6$ , $S_8$ = 1; $S_1$ , $S_3$ , $S_4$ , $S_7$ = 2<br>Measure Terminal 3 to GND                                            | 25         | -                 | 1.9  | -     | V     |
| Phase Detector Leak           | $S_5$ , $S_8 = 1$ ; $S_1$ , $S_2$ , $S_3$ , $S_4$ , $S_6$ , $S_7 = 2$<br>Measure Terminal 5 to +4V                                           | 25         | -2                | -    | 2     | mV    |
| Phase Detector Low            | $S_1$ , $S_5$ , $S_8$ = 1; $S_2$ , $S_3$ , $S_4$ , $S_6$ , $S_7$ = 2<br>Measure Terminal 5 to +4V                                            | 25         | -0.55<br>(Note 2) | -    | -     | V     |
| Phase Detector High           | $S_1$ , $S_5$ , $S_6$ , $S_8$ = 1; $S_2$ , $S_3$ , $S_4$ , $S_7$ = 2<br>Measure Terminal 5 to +4V                                            | 25         | +0.55<br>(Note 2) | -    | -     | V     |
| Phase Detector Balance        | V <sub>DET2</sub> + V <sub>DET3</sub>                                                                                                        | 25         | -100              | -    | 100   | mV    |
| Sync Diode                    | S <sub>1</sub> , S <sub>2</sub> , S <sub>3</sub> , S <sub>4</sub> , S <sub>6</sub> , S <sub>7</sub> = 1; S <sub>5</sub> , S <sub>8</sub> = 2 | 25         | 0.3               | -    | 1.2   | V     |
| Static Phase Error            | See Figure 3                                                                                                                                 | 25         | -                 | 0.5  | -     | μs    |
| Oscillator Pull In Range      |                                                                                                                                              |            | -                 | ±300 | -     | Hz    |
| Oscillator Hold In Range      |                                                                                                                                              |            | -                 | ±900 |       | Hz    |

#### NOTE:

2. Polarity reversed in the CA1391.

# Test Circuit φ +6V +25V $620\Omega$ **1₩** 1k $\Omega$ $200\Omega$ **≶** 150Ω $\textbf{14k}\Omega$ $S_3$ **≨430**Ω **€** 100Ω 150 $k\Omega$ 6800pF 2 **≨** 1.65kΩ **₹**150Ω **≨**1.5kΩ CA1391/CA1394 2 $\mathbf{2.65k}\Omega$ $\mathbf{5.6k}\Omega$ 46V

FIGURE 1. DC TEST CIRCUIT



### **Application Information**

Circuit Operation (See Schematic Diagram)

The CA1391 and CA1394 contain the oscillator, phase detector, and predriver sections necessary for the television horizontal oscillator and AFC loop.

The oscillator is an RC type with Terminal 7 used to control the timing. If it is assumed that  $\mathbf{Q}_7$  is initially off, then an external capacitor connected from Terminal 7 to ground charges through an external resistance connected between Terminals 6 and 7. As soon as the voltage at Terminal 7 exceeds the potential set at the base of  $\mathbf{Q}_8$  by resistors  $\mathbf{R}_{11}$  and  $\mathbf{R}_{12}$ ,  $\mathbf{Q}_7$  turns on, and  $\mathbf{Q}_6$  supplies base current to  $\mathbf{Q}_5$  and  $\mathbf{Q}_{10}$ . Transistor  $\mathbf{Q}_5$  discharges the capacitor through  $\mathbf{R}_4$  until the base bias of  $\mathbf{Q}_7$  falls below that of  $\mathbf{Q}_8$  at which time,  $\mathbf{Q}_7$  turns off, and the cycle repeats.

The sawtooth generated at the base of  $Q_4$  appears across  $R_3$  and turns off  $Q_3$  whenever the sawtooth voltage rises to a value that exceeds the bias set at Terminal 8. By adjusting the potential at Terminal 8, the duty cycle at the pre-drive output (Terminal 1) may be changed. The phase detector is isolated from the remainder of the circuit by  $R_{31}$ ,  $Z_2$ ,  $Q_{15}$  and  $Q_{16}$ . The phase detector consists of the comparator  $Q_{22}$  and  $Q_{23}$ , and the gated current source  $Q_{18}$ . Negative going sync pulses at Terminal 3 turn off  $Q_{17}$ , and the current division between  $Q_{22}$  and  $Q_{23}$  is then determined by the phase relationship of the sync and the sawtooth waveform at Terminal 4, which is derived from the horizontal flyback pulse. If there is no phase difference between the sync and sawtooth, equal currents flow in the collectors of  $Q_{22}$  and  $Q_{23}$  during each half of the sync pulse period. The current in  $Q_{22}$  is turned around by current mirror

 ${\rm Q}_{20}$  and  ${\rm Q}_{21}$  so that there is no net output current at Terminal 5 for balanced conditions. When a phase offset occurs, current flows either in or out of Terminal 5. In circuit applications, this terminal is connected to Terminal 7 through an external low pass filter, thereby controlling the oscillator.

Shunt regulation for the circuit is obtained by using a  $V_{BE}$  and zener multiplier. Resistors  $R_{13}$  and  $R_{14}$  multiply the  $V_{BE}$  of  $Q_{11}$ , and the ratio of  $R_{15}$  and  $R_{16}$  multiplies the voltage of the zener diode  $Z_1$ .



FIGURE 2. DUTY CYCLE AT THE PRE-DRIVE OUTPUT (TERMINAL 1) AS IT IS AFFECTED BY THE INPUT AT TERMINAL 8



FIGURE 3. TYPICAL CIRCUIT APPLICATION